Zhi-Ting Lin
Orcid: 0000-0002-3314-1606
According to our database1,
Zhi-Ting Lin
authored at least 62 papers
between 2006 and 2025.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2025
Hybrid MOSFET-TFET 11T SRAM cell with high write speed and free half-selected disturbance.
Microelectron. J., 2025
2024
High-Performance Latch Designs of Double-Node-Upset Self-Recovery and Triple-Node-Upset Tolerance for Aerospace Applications.
IEEE Trans. Aerosp. Electron. Syst., October, 2024
A Computing In-Memory Multibit Multiplication Based on Decoupling and In-Array Storing.
IEEE Trans. Circuits Syst. I Regul. Pap., August, 2024
IEEE Trans. Very Large Scale Integr. Syst., May, 2024
Soft-Error-Immune Quadruple-Node-Upset Tolerant Latch Based on Polarity Design and Source-Isolation Technologies.
IEEE Trans. Very Large Scale Integr. Syst., April, 2024
Flip Point Offset-Compensation Sense Amplifier With Sensing-Margin-Enhancement for Dynamic Random-Access Memory.
IEEE Trans. Circuits Syst. II Express Briefs, April, 2024
IEEE Trans. Circuits Syst. I Regul. Pap., February, 2024
Microelectron. J., 2024
An 11-bit two-step column-shared ADC based on Flash/SS architecture for CMOS image sensor.
Microelectron. J., 2024
Microelectron. J., 2024
Microelectron. J., 2024
A 28-nm 9T SRAM-based CIM macro with capacitance weighting module and redundant array-assisted ADC.
Microelectron. J., 2024
Proceedings of the IEEE International Symposium on Circuits and Systems, 2024
2023
Novel radiation-hardened-by-design (RHBD) 14T memory cell for aerospace applications in 65 nm CMOS technology.
Microelectron. J., November, 2023
In-Memory Transposable Multibit Multiplication Based on Diagonal Symmetry Weight Block.
IEEE Trans. Very Large Scale Integr. Syst., September, 2023
A Fully Digital SRAM-Based Four-Layer In-Memory Computing Unit Achieving Multiplication Operations and Results Store.
IEEE Trans. Very Large Scale Integr. Syst., June, 2023
IEEE J. Solid State Circuits, May, 2023
High Restore Yield NVSRAM Structures With Dual Complementary RRAM Devices for High-Speed Applications.
IEEE Trans. Very Large Scale Integr. Syst., April, 2023
Microelectron. J., February, 2023
Bit-line leakage current tracking and self-compensation circuit for SRAM reliability design.
Microelectron. J., February, 2023
Write-enhanced and radiation-hardened SRAM for multi-node upset tolerance in space-radiation environments.
Int. J. Circuit Theory Appl., January, 2023
IEICE Electron. Express, 2023
2022
IEEE Trans. Very Large Scale Integr. Syst., 2022
IEEE Trans. Circuits Syst. II Express Briefs, 2022
Offset-Compensation High-Performance Sense Amplifier for Low-Voltage DRAM Based on Current Mirror and Switching Point.
IEEE Trans. Circuits Syst. II Express Briefs, 2022
An offset cancellation technique for SRAM sense amplifier based on relation of the delay and offset.
Microelectron. J., 2022
2021
IEEE Trans. Circuits Syst. II Express Briefs, 2021
Half-Select Disturb-Free 10T Tunnel FET SRAM Cell With Improved Noise Margin and Low Power Consumption.
IEEE Trans. Circuits Syst. II Express Briefs, 2021
Two-Direction In-Memory Computing Based on 10T SRAM With Horizontal and Vertical Decoupled Read Ports.
IEEE J. Solid State Circuits, 2021
Cascade Current Mirror to Improve Linearity and Consistency in SRAM In-Memory Computing.
IEEE J. Solid State Circuits, 2021
2020
IEEE Trans. Very Large Scale Integr. Syst., 2020
IEEE Trans. Very Large Scale Integr. Syst., 2020
Multiple Sharing 7T1R Nonvolatile SRAM With an Improved Read/Write Margin and Reliable Restore Yield.
IEEE Trans. Very Large Scale Integr. Syst., 2020
IEEE Trans. Circuits Syst., 2020
IEICE Electron. Express, 2020
14.2 A 65nm 24.7µJ/Frame 12.3mW Activation-Similarity-Aware Convolutional Neural Network Video Processor Using Hybrid Precision, Inter-Frame Data Reuse and Mixed-Bit-Width Difference-Frame Data Codec.
Proceedings of the 2020 IEEE International Solid- State Circuits Conference, 2020
2019
Radiation-Hardened 14T SRAM Bitcell With Speed and Power Optimized for Space Application.
IEEE Trans. Very Large Scale Integr. Syst., 2019
An inverter chain with parallel output nodes for eliminating single-event transient pulse.
IEICE Electron. Express, 2019
IEICE Electron. Express, 2019
An indexed set representation based multi-objective evolutionary approach for mining diversified top-k high utility patterns.
Eng. Appl. Artif. Intell., 2019
2018
IEEE Trans. Very Large Scale Integr. Syst., 2018
Offset voltage suppressed sense amplifier with self-adaptive distribution transformation technique.
IEICE Electron. Express, 2018
A dual-output hardening design of inverter chain for P-hit single-event transient pulse elimination.
IEICE Electron. Express, 2018
Picowatt 0.5 V supply with 3 ppm/°C CMOS voltage reference for energy harvesting system.
IEICE Electron. Express, 2018
Proceedings of the 34th IEEE International Conference on Data Engineering, 2018
2017
A Pipeline Replica Bitline Technique for Suppressing Timing Variation of SRAM Sense Amplifiers in a 28-nm CMOS Process.
IEEE J. Solid State Circuits, 2017
2016
Int. J. Ad Hoc Ubiquitous Comput., 2016
IEICE Electron. Express, 2016
Affinity Propagation Clustering for Intelligent Portfolio Diversification and Investment Risk Reduction.
Proceedings of the 7th International Conference on Cloud Computing and Big Data, 2016
2015
J. Netw. Comput. Appl., 2015
Proceedings of the 12th International Conference on Fuzzy Systems and Knowledge Discovery, 2015
2013
Sensors, 2013
Comput. Commun., 2013
2010
2009
Cross-Layer Protocol Combining Tree Routing and TDMA Slotting in Wireless Sensor Networks.
IEICE Trans. Inf. Syst., 2009
2008
Proceedings of the Challenges for Next Generation Network Operations and Service Management, 2008
Proceedings of the Challenges for Next Generation Network Operations and Service Management, 2008
2006
Proceedings of the Advanced Web and Network Technologies, and Applications, 2006