Wei Cao
Orcid: 0000-0003-0339-7093Affiliations:
- Fudan University, State Key Laboratory of ASIC and System, Shanghai, China
According to our database1,
Wei Cao
authored at least 32 papers
between 2008 and 2024.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
Online presence:
-
on orcid.org
On csauthors.net:
Bibliography
2024
2023
Proceedings of the IEEE International Symposium on Circuits and Systems, 2023
2022
IEEE Trans. Circuits Syst. II Express Briefs, 2022
2021
IEEE Trans. Very Large Scale Integr. Syst., 2021
BMC Bioinform., 2021
Proceedings of the International Conference on Field-Programmable Technology, 2021
A High-Precision Flexible Symmetry-Aware Architecture for Element-Wise Activation Functions.
Proceedings of the International Conference on Field-Programmable Technology, 2021
2020
Proceedings of the International Conference on Field-Programmable Technology, 2020
2019
RNA: An Accurate Residual Network Accelerator for Quantized and Reconstructed Deep Neural Networks.
IEICE Trans. Inf. Syst., 2019
SpWMM: A High-Performance Sparse-Winograd Matrix-Matrix Multiplication Accelerator for CNNs.
Proceedings of the International Conference on Field-Programmable Technology, 2019
A High Performance FPGA-Based Accelerator Design for End-to-End Speaker Recognition System.
Proceedings of the International Conference on Field-Programmable Technology, 2019
2018
IEEE Trans. Very Large Scale Integr. Syst., 2018
Proceedings of the International Conference on Field-Programmable Technology, 2018
A Novel Low-Communication Energy-Efficient Reconfigurable CNN Acceleration Architecture.
Proceedings of the 28th International Conference on Field Programmable Logic and Applications, 2018
RNA: An Accurate Residual Network Accelerator for Quantized and Reconstructed Deep Neural Networks.
Proceedings of the 28th International Conference on Field Programmable Logic and Applications, 2018
2017
Proceedings of the 27th International Conference on Field Programmable Logic and Applications, 2017
2016
Proceedings of the 2016 International Conference on Field-Programmable Technology, 2016
A high performance FPGA-based accelerator for large-scale convolutional neural networks.
Proceedings of the 26th International Conference on Field Programmable Logic and Applications, 2016
DT-CGRA: Dual-track coarse-grained reconfigurable architecture for stream applications.
Proceedings of the 26th International Conference on Field Programmable Logic and Applications, 2016
2015
Implementation of high performance hardware architecture of face recognition algorithm based on local binary pattern on FPGA.
Proceedings of the 2015 IEEE 11th International Conference on ASIC, 2015
2013
Proceedings of the 2013 International Conference on Field-Programmable Technology, 2013
Proceedings of the 2013 International Conference on Field-Programmable Technology, 2013
Implementation of high performance hardware architecture of OpenSURF algorithm on FPGA.
Proceedings of the 2013 International Conference on Field-Programmable Technology, 2013
Proceedings of the IEEE 10th International Conference on ASIC, 2013
A novel structure of dynamic configurable scan chain bypassing unconcerned segments on the fly.
Proceedings of the IEEE 10th International Conference on ASIC, 2013
2011
IEEE Trans. Circuits Syst. II Express Briefs, 2011
Proceedings of the 2011 IEEE 9th International Conference on ASIC, 2011
Proceedings of the 2011 IEEE 9th International Conference on ASIC, 2011
2008
IEEE Trans. Consumer Electron., 2008
High-speed and memory-efficient architecture for 2-D 1-Level discrete wavelet transform.
Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems, 2008
Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems, 2008
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2008