Toshitaka Uchikoba
According to our database1,
Toshitaka Uchikoba
authored at least 3 papers
between 2001 and 2005.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2005
A 400-MHz random-cycle dual-port interleaved DRAM (D<sup>2</sup>RAM) with standard CMOS Process.
IEEE J. Solid State Circuits, 2005
2002
0.13-μm 32-Mb/64-Mb embedded DRAM core with high efficient redundancy and enhanced testability.
IEEE J. Solid State Circuits, 2002
2001
IEEE J. Solid State Circuits, 2001