Steve Lamphier
According to our database1,
Steve Lamphier
authored at least 10 papers
between 2000 and 2013.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2013
A 64Mb SRAM in 22nm SOI technology featuring fine-granularity power gating and low-energy power-supply-partition techniques for 37% leakage reduction.
Proceedings of the 2013 IEEE International Solid-State Circuits Conference, 2013
2012
A 64 Mb SRAM in 32 nm High-k Metal-Gate SOI Technology With 0.7 V Operation Enabled by Stability, Write-Ability and Read-Ability Enhancements.
IEEE J. Solid State Circuits, 2012
2011
A 64Mb SRAM in 32nm High-k metal-gate SOI technology with 0.7V operation enabled by stability, write-ability and read-ability enhancements.
Proceedings of the IEEE International Solid-State Circuits Conference, 2011
2009
An 8 Mb SRAM in 45 nm SOI Featuring a Two-Stage Sensing Scheme and Dynamic Power Management.
IEEE J. Solid State Circuits, 2009
2008
A 450ps Access-Time SRAM Macro in 45nm SOI Featuring a Two-Stage Sensing-Scheme and Dynamic Power Management.
Proceedings of the 2008 IEEE International Solid-State Circuits Conference, 2008
2007
An SRAM Design in 65-nm Technology Node Featuring Read and Write-Assist Circuits to Expand Operating Voltage.
IEEE J. Solid State Circuits, 2007
Proceedings of the IEEE 2007 Custom Integrated Circuits Conference, 2007
2003
IEEE J. Solid State Circuits, 2003
2000
IEEE J. Solid State Circuits, 2000
Proceedings of the Proceedings IEEE International Test Conference 2000, 2000