Sheng Liu
Affiliations:- National University of Defense Technology, School of Computer, Changsha, China
According to our database1,
Sheng Liu
authored at least 33 papers
between 2010 and 2024.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2024
LWECC: A Lightweight ECC Technology for HPC Accelerators Supporting Multi-granularity Memory Access.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2024
2023
UNCER: A framework for uncertainty estimation and reduction in neural decoding of EEG signals.
Neurocomputing, June, 2023
2022
CCF Trans. High Perform. Comput., 2022
Proceedings of the Network and Parallel Computing, 2022
Proceedings of the 51st International Conference on Parallel Processing, 2022
A dynamic computational memory address architecture for systolic array CNN accelerators.
Proceedings of the 24th IEEE Int Conf on High Performance Computing & Communications; 8th Int Conf on Data Science & Systems; 20th Int Conf on Smart City; 8th Int Conf on Dependability in Sensor, 2022
Proceedings of the 24th IEEE Int Conf on High Performance Computing & Communications; 8th Int Conf on Data Science & Systems; 20th Int Conf on Smart City; 8th Int Conf on Dependability in Sensor, 2022
2021
Advancing DSP into HPC, AI, and beyond: challenges, mechanisms, and future directions.
CCF Trans. High Perform. Comput., 2021
Sparse Matrix-Vector Multiplication Cache Performance Evaluation and Design Exploration.
Proceedings of the 29th International Symposium on Modeling, 2021
2018
IEICE Electron. Express, 2018
Proceedings of the Algorithms and Architectures for Parallel Processing, 2018
2017
ACM Trans. Embed. Comput. Syst., 2017
Proceedings of the Computer Engineering and Technology - 21st CCF Conference, 2017
Proceedings of the 28th IEEE International Conference on Application-specific Systems, 2017
2016
Proceedings of the IEEE Computer Society Annual Symposium on VLSI, 2016
Proceedings of the IEEE Computer Society Annual Symposium on VLSI, 2016
2015
A New Memory Address Transformation for Continuous-Flow FFT Processors with SIMD Extension.
Proceedings of the Computer Engineering and Technology - 19th CCF Conference, 2015
2014
2013
Dual-Core Framework: Eliminating the Bottleneck Effect of Scalar Kernels on SIMD Architectures.
IEICE Trans. Inf. Syst., 2013
2012
CMRF: a Configurable Matrix Register File for accelerating matrix operations on SIMD processors.
IEICE Electron. Express, 2012
Erratum: Control-enhanced power-SIMD [IEICE Electronics Express Vol.9 (2012), No 14 pp 1147-1152].
IEICE Electron. Express, 2012
IEICE Electron. Express, 2012
A novel parallel memory organization supporting multiple access types with matched memory modules.
IEICE Electron. Express, 2012
Proceedings of the 14th IEEE International Conference on High Performance Computing and Communication & 9th IEEE International Conference on Embedded Software and Systems, 2012
2011
IEICE Electron. Express, 2011
Matrix Odd-Even Partition: A High Power-Efficient Solution to the Small Grain Data Shuffle.
Proceedings of the Sixth International Conference on Networking, Architecture, and Storage, 2011
Supporting Efficient Memory Conflicts Reduction Using the DMA Cache Technique in Vector DSPs.
Proceedings of the Sixth International Conference on Networking, Architecture, and Storage, 2011
A Novel Highly Scalable Architecture with Partially Distributed Pipeline and Hardware/Software Instruction Encoding.
Proceedings of the Sixth International Conference on Networking, Architecture, and Storage, 2011
Proceedings of the 2011 IEEE 9th International Conference on ASIC, 2011
2010
Proceedings of the 12th IEEE International Conference on High Performance Computing and Communications, 2010