Sanjay Vidhyadharan

Orcid: 0000-0002-1855-666X

According to our database1, Sanjay Vidhyadharan authored at least 9 papers between 2019 and 2022.

Collaborative distances:
  • Dijkstra number2 of six.
  • Erdős number3 of six.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2022
CNFET Based Ultra-Low-Power Schmitt Trigger SRAM for Internet of Things (IoT) Applications.
Wirel. Pers. Commun., 2022

High-Speed and Area-Efficient CMOS and CNFET-Based Level-Shifters.
Circuits Syst. Signal Process., 2022

2021
A novel ultra-low-power CNTFET and 45 nm CMOS based ternary SRAM.
Microelectron. J., 2021

An ultra-low-power CNFET based dual <i>V</i><sub><i>DD</i></sub> ternary dynamic Half Adder.
Microelectron. J., 2021

CNFET-Based Ultra-Low-Power Dual-V<sub>DD</sub> Ternary Half Adder.
Circuits Syst. Signal Process., 2021

2020
An innovative ultra-low voltage GOTFET based regenerative-latch Schmitt trigger.
Microelectron. J., 2020

Novel gate-overlap tunnel FET based innovative ultra-low-power ternary flash ADC.
Integr., 2020

2019
An Efficient Design Approach for Implementation of 2 Bit Ternary Flash ADC Using Optimized Complementary TFET Devices.
Proceedings of the 32nd International Conference on VLSI Design and 18th International Conference on Embedded Systems, 2019

Novel Low and High Threshold TFET Based NTI and PTI Cells Benchmarked with Standard 45 nm CMOS Technology for Ternary Logic Applications.
Proceedings of the 32nd International Conference on VLSI Design and 18th International Conference on Embedded Systems, 2019


  Loading...