Sai Phaneendra P.
Orcid: 0000-0002-3768-0631Affiliations:
- Mediatek, Bangalore, India
- Birla Institute of Technology and Science, India
According to our database1,
Sai Phaneendra P.
authored at least 15 papers
between 2011 and 2022.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
Online presence:
-
on orcid.org
On csauthors.net:
Bibliography
2022
SN Comput. Sci., 2022
2018
Microelectron. J., 2018
2017
Proceedings of the Reversible Computation - 9th International Conference, 2017
Proceedings of the Reversible Computation - 9th International Conference, 2017
2016
Proceedings of the IEEE International Symposium on Nanoelectronic and Information Systems, 2016
2014
Proceedings of the 2014 27th International Conference on VLSI Design, 2014
Proceedings of the 2014 Fifth International Symposium on Electronic System Design, 2014
2012
Low-Power Self Reconfigurable Multiplexer Based Decoder for Adaptive Resolution Flash ADCs.
Proceedings of the 25th International Conference on VLSI Design, 2012
Proceedings of the IEEE Computer Society Annual Symposium on VLSI, 2012
Proceedings of the IEEE Computer Society Annual Symposium on VLSI, 2012
Proceedings of the International Symposium on Communications and Information Technologies, 2012
2011
Proceedings of the IEEE Computer Society Annual Symposium on VLSI, 2011
A Reconfigurable INC/DEC/2's Complement/Priority Encoder Circuit with Improved Decision Block.
Proceedings of the International Symposium on Electronic System Design, 2011
Increment/decrement/2's complement/priority encoder circuit for varying operand lengths.
Proceedings of the 11th International Symposium on Communications and Information Technologies, 2011
Proceedings of the 14th Euromicro Conference on Digital System Design, 2011