Kevin S. Donnelly

According to our database1, Kevin S. Donnelly authored at least 7 papers between 1994 and 2003.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2003
Equalization and clock recovery for a 2.5-10-Gb/s 2-PAM/4-PAM backplane transceiver cell.
IEEE J. Solid State Circuits, 2003

A 0.4-4-Gb/s CMOS quad transceiver cell using on-chip regulated dual-loop PLLs.
IEEE J. Solid State Circuits, 2003

2001
1.6 Gb/s/pin 4-PAM signaling and circuits for a multidrop bus.
IEEE J. Solid State Circuits, 2001

1999
A portable digital DLL for high-speed CMOS interface circuits.
IEEE J. Solid State Circuits, 1999

1998
A 2.6-GByte/s multipurpose chip-to-chip interface.
IEEE J. Solid State Circuits, 1998

1996
A 660 MB/s interface megacell portable circuit in 0.3 μm-0.7 μm CMOS ASIC.
IEEE J. Solid State Circuits, 1996

1994
A 2.5 V CMOS delay-locked loop for 18 Mbit, 500 megabyte/s DRAM.
IEEE J. Solid State Circuits, December, 1994


  Loading...