Pak K. Chan

According to our database1, Pak K. Chan authored at least 24 papers between 1989 and 2003.

Collaborative distances:
  • Dijkstra number2 of four.
  • Erdős number3 of four.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2003
Parallel placement for field-programmable gate arrays.
Proceedings of the ACM/SIGDA International Symposium on Field Programmable Gate Arrays, 2003

2000
Distributed-memory parallel routing for field-programmable gatearrays.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2000

A low-offset class-AB CMOS operational amplifier.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2000

New parallelization and convergence results for NC: a negotiation-based FPGA router.
Proceedings of the ACM/SIGDA International Symposium on Field Programmable Gate Arrays, 2000

1999
Multilevel spectral hypergraph partitioning with arbitrary vertex sizes.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1999

Reducing Compilation Time of Zhong's FPGA-Based SAT Solver.
Proceedings of the 7th IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM '99), 1999

1997
Hybrid spectral/iterative partitioning.
Proceedings of the 1997 IEEE/ACM International Conference on Computer-Aided Design, 1997

Acceleration of an FPGA router.
Proceedings of the 5th IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM '97), 1997

1996
Spectral-based multiway FPGA partitioning.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1996

Multi-level spectral hypergraph partitioning with arbitrary vertex sizes.
Proceedings of the 1996 IEEE/ACM International Conference on Computer-Aided Design, 1996

1995
Spectral-Based Multi-Way FPGA Partitioning.
Proceedings of the Third International ACM Symposium on Field-Programmable Gate Arrays, 1995

1994
Routability-driven technology mapping for lookup table-based FPGA's.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1994

Spectral K-way ratio-cut partitioning and clustering.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1994

1993
Empirical evaluation of multilevel logic minimization tools for a lookup-table-based field-programmable gate array technology.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1993

Spectral <i>K</i>-Way Ratio-Cut Partitioning and Clustering.
Proceedings of the 30th Design Automation Conference. Dallas, 1993

On Routability Prediction for Field-Programmable Gate Arrays.
Proceedings of the 30th Design Automation Conference. Dallas, 1993

1992
Delay Optimization of Carry-Skip Adders and Block Carry-Lookahead Adders Using Multidimensional Dynamic Programming.
IEEE Trans. Computers, 1992

Routability-Driven Techology Mapping for LookUp-Table-Based FPGAs.
Proceedings of the Proceedings 1992 IEEE International Conference on Computer Design: VLSI in Computer & Processors, 1992

1991
Comments on 'Asymptotic waveform evaluation for timing analysis'.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1991

Delay optimization of carry-skip adders and block carry-lookahead adders.
Proceedings of the 10th IEEE Symposium on Computer Arithmetic, 1991

1990
Computing signal delay in general RC networks by tree/link partitioning.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1990

Analysis and Design of CMOS Manchester Adders with Variable Carry-Skip.
IEEE Trans. Computers, 1990

Algorithms for Library-Specific Sizing of Combinational Logic.
Proceedings of the 27th ACM/IEEE Design Automation Conference. Orlando, 1990

1989
Bounds on signal delay in RC mesh networks.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1989


  Loading...