Masanori Odaka

According to our database1, Masanori Odaka authored at least 6 papers between 1989 and 2022.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of four.

Timeline

1990
1995
2000
2005
2010
2015
2020
0
1
2
3
1
2
1
1
1

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2022
High-speed FPGA-based Design and Implementation of Text Search Processor.
Proceedings of the International Conference on IC Design and Technology, 2022

1994
A 1.5-ns 256-kb BiCMOS SRAM with 60-ps 11-K logic gates.
IEEE J. Solid State Circuits, November, 1994

1992
High-speed sensing techniques for ultrahigh-speed SRAMs.
IEEE J. Solid State Circuits, April, 1992

A 1.5-ns access time, 78- mu m<sup>2</sup> memory-cell size, 64-kb ECL-CMOS SRAM.
IEEE J. Solid State Circuits, February, 1992

1989
An 8 ns 256 K BiCMOS RAM.
IEEE J. Solid State Circuits, August, 1989

Circuit technologies for BiCMOS VLSI's as computer elements.
Proceedings of the Computer Design: VLSI in Computers and Processors, 1989


  Loading...