Masahiro Aoyagi
Orcid: 0000-0002-8145-5909
According to our database1,
Masahiro Aoyagi
authored at least 34 papers
between 1989 and 2023.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2023
FPGA Emulation of Through-Silicon-Via (TSV) Dataflow Network for 3D Standard Chip Stacking System.
Proceedings of the IEEE Symposium in Low-Power and High-Speed Chips, 2023
2019
Thermal Stress Comparison of Annular-Trench-Isolated (ATI) TSV with Cu and Solder Core.
Proceedings of the 2019 International 3D Systems Integration Conference (3DIC), 2019
Proceedings of the 2019 International 3D Systems Integration Conference (3DIC), 2019
2017
Thermal impact of extreme die thinning in bump-bonded three-dimensional integrated circuits.
Microelectron. Reliab., 2017
Designing Efficient Parallel Processing in 3D Standard-Chip Stacking System with Standard Bus.
Proceedings of the 11th IEEE International Symposium on Embedded Multicore/Many-core Systems-on-Chip, 2017
2016
Impact of thinning stacked dies on the thermal resistance of bump-bonded three-dimensional integrated circuits.
Microelectron. Reliab., 2016
Microelectron. Reliab., 2016
Microelectron. Reliab., 2016
Proceedings of the 2016 IEEE SENSORS, Orlando, FL, USA, October 30 - November 3, 2016, 2016
Proceedings of the 2016 IEEE International 3D Systems Integration Conference, 2016
3 Dimensional stacked pixel detector and sensor technology using less than 3-μmφ robust bump junctions.
Proceedings of the 2016 IEEE International 3D Systems Integration Conference, 2016
2015
Impact of die thinning on the thermal performance of a central TSV bus in a 3D stacked circuit.
Microelectron. J., 2015
Investigation of effects of metalization on heat spreading in bump-bonded 3D systems.
Proceedings of the 2015 International 3D Systems Integration Conference, 2015
Twice-etched silicon approach for via-last through-silicon-via with a Parylene-HT liner.
Proceedings of the 2015 International 3D Systems Integration Conference, 2015
Proceedings of the 2015 International 3D Systems Integration Conference, 2015
2014
Small-diameter TSV reveal process using direct Si/Cu grinding and metal contamination removal.
Proceedings of the 2014 International 3D Systems Integration Conference, 2014
Copper filled TSV formation with Parylene-HT insulator for low-temperature compatible 3D integration.
Proceedings of the 2014 International 3D Systems Integration Conference, 2014
Ultrawideband ultralow PDN impedance of decoupling capacitor embedded interposers using narrow gap chip parts mounting technology for 3-D integrated LSI system.
Proceedings of the 2014 International 3D Systems Integration Conference, 2014
Proceedings of the 2014 International 3D Systems Integration Conference, 2014
Proceedings of the 2014 International 3D Systems Integration Conference, 2014
2013
Proceedings of the 31st IEEE VLSI Test Symposium, 2013
Investigation of optimized high-density flip-chip interconnect design including micro Au bumps for 3-D stacked LSI packaging.
Proceedings of the 2013 IEEE International 3D Systems Integration Conference (3DIC), 2013
New optical three dimensional structure measurement method of cone shape micro bumps used for 3D LSI chip stacking.
Proceedings of the 2013 IEEE International 3D Systems Integration Conference (3DIC), 2013
2012
Cool System scalable 3-D stacked heterogeneous Multi-Core / Multi-Chip architecture for ultra low-power digital TV applications.
Proceedings of the 2012 IEEE Symposium on Low-Power and High-Speed Chips, 2012
2011
Proceedings of the 2011 IEEE Symposium on Low-Power and High-Speed Chips, 2011
Proceedings of the 2011 IEEE International 3D Systems Integration Conference (3DIC), Osaka, Japan, January 31, 2011
PDN impedance analysis of TSV-decoupling capacitor embedded Silicon interposer for 3D-integrated CMOS image sensor system.
Proceedings of the 2011 IEEE International 3D Systems Integration Conference (3DIC), Osaka, Japan, January 31, 2011
Hot spots suppression by high thermal conductivity film in thin-sub strate CMOS ICs for 3D integration.
Proceedings of the 2011 IEEE International 3D Systems Integration Conference (3DIC), Osaka, Japan, January 31, 2011
2009
Proceedings of the IEEE International Conference on 3D System Integration, 2009
Ultralow impedance evaluation system of wideband frequency for power distribution network of decoupling capacitor embedded substrates.
Proceedings of the IEEE International Conference on 3D System Integration, 2009
2008
IEICE Electron. Express, 2008
2006
Band-Stop Filter Effect of Power/Ground Plane on Through-Hole Signal Via in Multilayer PCB.
IEICE Trans. Electron., 2006
1989
IEEE J. Solid State Circuits, August, 1989
IEEE J. Solid State Circuits, August, 1989