Luc Claesen
Orcid: 0000-0003-0405-6290
According to our database1,
Luc Claesen
authored at least 91 papers
between 1985 and 2024.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2024
DistillGrasp: Integrating Features Correlation With Knowledge Distillation for Depth Completion of Transparent Objects.
IEEE Robotics Autom. Lett., October, 2024
2023
Neural Process. Lett., December, 2023
ACM Trans. Design Autom. Electr. Syst., January, 2023
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2023
2022
ClueDepth Grasp: Leveraging positional clues of depth for completing depth of transparent objects.
Frontiers Neurorobotics, September, 2022
Acceleration-Aware Fine-Grained Channel Pruning for Deep Neural Networks via Residual Gating.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2022
Structured precision skipping: Accelerating convolutional neural networks with budget-aware dynamic precision selection.
J. Syst. Archit., 2022
IEICE Electron. Express, 2022
2021
Proceedings of the Asian Conference on Machine Learning, 2021
2020
Neural Networks, 2020
Fast Incremental Least Square Pose Estimation for Hardware Implementation with Rolling Shutter Camera.
Proceedings of the 28th Signal Processing and Communications Applications Conference, 2020
Proceedings of the Artificial Neural Networks and Machine Learning - ICANN 2020, 2020
Adaptive Hybrid Composition Based Super-Resolution Network via Fine-Grained Channel Pruning.
Proceedings of the Computer Vision - ECCV 2020 Workshops, 2020
Proceedings of The 12th Asian Conference on Machine Learning, 2020
2019
IEEE Trans. Circuits Syst. Video Technol., 2019
2018
Analysis of Collision Detection Using Implicit Sphere Tree in Saptic Interaction Environments for Maxillofacial Surgery Applications.
Proceedings of the 11th International Congress on Image and Signal Processing, 2018
PoseLab: A Levenberg-Marquardt Based Prototyping Environment for Camera Pose Estimation.
Proceedings of the 11th International Congress on Image and Signal Processing, 2018
2017
Proceedings of the 27th International Conference on Field Programmable Logic and Applications, 2017
Proceedings of the IEEE Conference on Dependable and Secure Computing, 2017
Proceedings of the 10th International Congress on Image and Signal Processing, 2017
Proceedings of the 10th International Congress on Image and Signal Processing, 2017
Automated winston-lutz test for efficient quality control in stereotactic radiosurgery.
Proceedings of the 10th International Congress on Image and Signal Processing, 2017
Proceedings of the 10th International Congress on Image and Signal Processing, 2017
2016
A Novel Hardware-Oriented Stereo Matching Algorithm and Its Architecture Design in FPGA.
Proceedings of the VLSI-SoC: System-on-Chip in the Nanoscale Era - Design, Verification and Reliability, 2016
Proceedings of the 2016 IFIP/IEEE International Conference on Very Large Scale Integration, 2016
Proceedings of the 14th IEEE International New Circuits and Systems Conference, 2016
Proceedings of the 14th Annual International Conference on Mobile Systems, 2016
Proceedings of the 26th International Conference on Field Programmable Logic and Applications, 2016
2015
Proceedings of the IEEE 13th International New Circuits and Systems Conference, 2015
Quantitative comparison of lossless video compression for multi-camera stereo and view interpolation applications.
Proceedings of the IEEE 13th International New Circuits and Systems Conference, 2015
Comparison of Predictive-Corrective Video Coding Filters for Real-Time FPGA-based Lossless Compression in Multi-Camera Systems.
Proceedings of the 12th FPGAworld Conference 2015, 2015
2014
SoC processor for real-time object labeling in life camera streams with low line level latency.
Proceedings of the IEEE International Symposium on Circuits and Systemss, 2014
Proceedings of the 2nd International Conference on Systems and Informatics, 2014
2013
Proceedings of the Multimedia and Ubiquitous Engineering, 2013
2012
Proceedings of the VLSI-SoC: From Algorithms to Circuits and System-on-Chip Design, 2012
Proceedings of the 20th IEEE/IFIP International Conference on VLSI and System-on-Chip, 2012
Proceedings of the 30th International IEEE Conference on Computer Design, 2012
2011
Proceedings of the First Asian Conference on Pattern Recognition, 2011
2010
A binary adaptable window SoC architecture for a stereo vision based depth field processor.
Proceedings of the 18th IEEE/IFIP VLSI-SoC 2010, 2010
Smart camera SoC system for interactive real-time real-brush based digital painting systems.
Proceedings of the 18th IEEE/IFIP VLSI-SoC 2010, 2010
Smart Camera System-on-Chip Architecture for Real-Time Brush Based Interactive Painting Systems.
Proceedings of the VLSI-SoC: Forward-Looking Trends in IC and Systems Design, 2010
Proceedings of the 17th IEEE International Conference on Electronics, 2010
Proceedings of the 17th IEEE International Conference on Electronics, 2010
2009
Proceedings of the ACM International Conference on Interactive Tabletops and Surfaces, 2009
2008
Proceedings of the Third IEEE International Workshop on Tabletops and Interactive Surfaces (Tabletop 2008), 2008
Proceedings of the Extended Abstracts Proceedings of the 2008 Conference on Human Factors in Computing Systems, 2008
1999
Proceedings of the 9th Great Lakes Symposium on VLSI (GLS-VLSI '99), 1999
Proceedings of the Correct Hardware Design and Verification Methods, 1999
1998
Incorporating local consistency information into the online signature verification process.
Int. J. Document Anal. Recognit., 1998
1997
Proceedings of the 4th International Conference Document Analysis and Recognition (ICDAR '97), 1997
Proceedings of the 4th International Conference Document Analysis and Recognition (ICDAR '97), 1997
A symbolic core approach to the formal verification of integrated mixed-mode applications.
Proceedings of the European Design and Test Conference, 1997
An Evaluation of Different Handwriting Observation Techniques from a Signature Verification Point of View.
Proceedings of the Advances in Document Image Analysis, First Brazilian Symposium, 1997
1996
Proceedings of the 13th International Conference on Pattern Recognition, 1996
Proceedings of the 1996 International Conference on Computer Design (ICCD '96), 1996
1995
ED&TC 1995: Simulation versus formal verification.
IEEE Des. Test Comput., 1995
1994
Formal Methods Syst. Des., 1994
Modeling Multi-rate DSP Specification Semantics for Formal Transformational Design in HOL.
Formal Methods Syst. Des., 1994
Proceedings of the Higher Order Logic Theorem Proving and Its Applications, 1994
A Parallel Method for Functional Verification of Medium and High Throughput DSP Synthesis.
Proceedings of the Proceedings 1994 IEEE International Conference on Computer Design: VLSI in Computer & Processors, 1994
1993
Formal Methods Syst. Des., 1993
Proceedings of the Higher Order Logic Theorem Proving and its Applications, 1993
Proceedings of the Proceedings 1993 International Conference on Computer Design: VLSI in Computers & Processors, 1993
Proceedings of the EGGH93: Eurographics Workshop on Graphics Hardware 1993, 1993
1992
The Formal Semantics Definition of a Multi-Rate DSP Specification Language in HOL.
Proceedings of the Higher Order Logic Theorem Proving and its Applications, 1992
A Description Methodology for Parameterized Modules in the Boyer-Moore Logic.
Proceedings of the Theorem Provers in Circuit Design, 1992
A Proof of the Non-Restoring Division Algorithm and its Implementation on the Cathedral-II ALU.
Proceedings of the Designing Correct Circuits, 1992
Performance Through Hierarchy in Static Timing Verification.
Proceedings of the Algorithms, Software, Architecture, 1992
Proceedings of the Second Great Lakes Symposium on VLSI, 1992
ASICs for a High Performance IVIulti Processor Systemfor Photo-realistic Image Synthesis.
Proceedings of the EGGH92: Eurographics Workshop on Graphics Hardware 1992, 1992
1991
Defining Recursive Functions in HOL.
Proceedings of the 1991 International Workshop on the HOL Theorem Proving System and its Applications, 1991
Formal Hardware Verification in HOL and in Boyer-Moore: A Comparative Analysis.
Proceedings of the 1991 International Workshop on the HOL Theorem Proving System and its Applications, 1991
Illustration of the SFG-Tracing Multi-Level Behavioral Verification Methodology, by the Correctness Proof of a High to Low Level Synthesis Application in CATHEDRAL-II.
Proceedings of the Proceedings 1991 IEEE International Conference on Computer Design: VLSI in Computer & Processors, 1991
1990
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1990
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1990
Proceedings of the 1990 IEEE International Conference on Computer Design: VLSI in Computers and Processors, 1990
Correctness proofs of parameterized hardware modules in the CATHEDRAL-II synthesis environment.
Proceedings of the European Design Automation Conference, 1990
Proceedings of the European Design Automation Conference, 1990
A combined waveform relaxation: waveform relaxation newton algorithm for efficient parallel circuit simulation.
Proceedings of the European Design Automation Conference, 1990
Proceedings of the European Design Automation Conference, 1990
1989
Description and verification of more-dimensional regular and non-homogeneous structures using a functional hardware description language.
Microprocessing and Microprogramming, 1989
Application of system semantics to VLSI for the transformational design of a parameterized booth multiplier module - a case study.
Microprocessing and Microprogramming, 1989
Efficient false path elimination algorithms for timing verification by event graph preprocessing.
Integr., 1989
Correctness verification of VLSI modules supported by a very efficient Boolean prover.
Proceedings of the Computer Design: VLSI in Computers and Processors, 1989
Proceedings of the 26th ACM/IEEE Design Automation Conference, 1989
Feedback Loops and Large Subcircuits in the Multiprocessor Implementation of a Relaxation Based Circuit Simulator.
Proceedings of the 26th ACM/IEEE Design Automation Conference, 1989
Electrical Debugging of Synchronous MOS VLSI Circuits Exploiting Analysis of the Intended Logic Behaviour.
Proceedings of the 26th ACM/IEEE Design Automation Conference, 1989
1986
Proceedings of the 23rd ACM/IEEE Design Automation Conference. Las Vegas, 1986
1985
Proceedings of the IEEE International Conference on Acoustics, 1985