Lakshmi Boppana

According to our database1, Lakshmi Boppana authored at least 36 papers between 2008 and 2024.

Collaborative distances:
  • Dijkstra number2 of five.
  • Erdős number3 of five.

Timeline

Legend:

Book 
In proceedings 
Article 
PhD thesis 
Dataset
Other 

Links

On csauthors.net:

Bibliography

2024
Efficient architecture for ocular artifacts removal from EEG: A Novel approach based on DWT-LMM.
Microelectron. J., 2024

A Quantization Approach for the Reduced Size of Large Language Models.
Proceedings of the 16th International Conference on Knowledge and Smart Technology, 2024

2023
Low area-time complexity point multiplication architecture for ECC over GF(2<sup>rmm</sup>) using polynomial basis.
J. Cryptogr. Eng., April, 2023

Automated Plagiarism Detection in Moodle.
Proceedings of the IEEE Region 10 Conference, 2023

Attendance System using Amazon Rekognition.
Proceedings of the IEEE Region 10 Conference, 2023

IoT based Wearable Glasses for Visually Impaired Users.
Proceedings of the IEEE International Conference on Advanced Networks and Telecommunications Systems, 2023

2022
An area-time efficient point-multiplication architecture for ECC over GF(2<sup>m</sup>) using polynomial basis.
Microprocess. Microsystems, June, 2022

An area-efficient architecture for finite field inversion over GF(2<sup>m</sup>) using polynomial basis.
Microprocess. Microsystems, March, 2022

2021
Low-latency area-efficient systolic bit-parallel <i>GF</i>(2m) multiplier for a narrow class of trinomials.
Microelectron. J., 2021

Low-complexity bit-serial sequential polynomial basis finite field GF(2m) Montgomery multipliers.
Microprocess. Microsystems, 2021

2020
Area-efficient low-latency polynomial basis finite field GF(2<sup><i>m</i></sup>) systolic multiplier for a class of trinomials.
Microelectron. J., 2020

High-throughput area-delay-efficient systolic multiplier over GF(2<sup><i>m</i></sup>) for a class of trinomials.
Microprocess. Microsystems, 2020

Smart Wake-up Stroke Alert System.
Proceedings of the 2020 IEEE Region 10 Conference, 2020

Deep Learning Approach for Dermototis Identification.
Proceedings of the 2020 IEEE Region 10 Conference, 2020

2019
A high-throughput fully digit-serial polynomial basis finite field GF(2<sup>m</sup>) multiplier for IoT applications.
Proceedings of the TENCON 2019, 2019

IoT based security system.
Proceedings of the TENCON 2019, 2019

RFID based Vehicle Emission Monitoring and Notification System.
Proceedings of the TENCON 2019, 2019

Mongoose OS based Air Quality Monitoring System.
Proceedings of the TENCON 2019, 2019

Smart Cap for Alzheimer Patients using Deep Learning.
Proceedings of the TENCON 2019, 2019

Smart Stick for Elderly.
Proceedings of the 2019 International Conference on Internet of Things (iThings) and IEEE Green Computing and Communications (GreenCom) and IEEE Cyber, 2019

Assistive Sign Language Converter for Deaf and Dumb.
Proceedings of the 2019 International Conference on Internet of Things (iThings) and IEEE Green Computing and Communications (GreenCom) and IEEE Cyber, 2019

2018
Design and Implementation of a Novel Bit-Parallel Systolic Multiplier Over GF(2<sup><i>m</i></sup>) for Irreducible Pentanomials.
J. Circuits Syst. Comput., 2018

Bit-parallel systolic multiplier over GF ( 2 m ) for irreducible trinomials with ASIC and FPGA implementations.
IET Circuits Devices Syst., 2018

2017
Design and Implementation of a Sequential Polynomial Basis Multiplier over GF(2m).
KSII Trans. Internet Inf. Syst., 2017

2016
Experimental validation of orthogonal frequency division multiplexing with peak-to-average power ratio reduction and out-band distortion control using software defined radio.
IET Signal Process., 2016

2015
Improvement in the Performance of WiMAX with Channel Equalizers and Space Time Block Coding Techniques Using Simulink.
Wirel. Pers. Commun., 2015

Minimizing PAPR and Synchronization Errors in OFDM for WiMAX Using Software Defined Radio.
J. Circuits Syst. Comput., 2015

Packet data transmission in worldwide interoperability for microwave access with reduced peak to average power ratio and out-band distortion using software defined radio.
IET Commun., 2015

FPGA implementation of multiplication algorithms for ECC.
Proceedings of the 2015 International Conference on Advances in Computing, 2015

Energy efficient m- level LEACH protocol.
Proceedings of the 2015 International Conference on Advances in Computing, 2015

2014
Irrigation with grid architecture sensor network.
Proceedings of the 2014 International Conference on Advances in Computing, 2014

FPGA implementation of energy efficient multiplication over GF(2<sup>m</sup>) for ECC.
Proceedings of the 2014 International Conference on Advances in Computing, 2014

2013
VLSI architecture for parallel radix-4 CORDIC.
Microprocess. Microsystems, 2013

2011
VLSI architecture for low latency radix-4 CORDIC.
Comput. Electr. Eng., 2011

2010
CORDIC Architectures: A Survey.
VLSI Design, 2010

2008
Low Latency VLSI Architecture for the Radix-4 CORDIC Algorithm.
Proceedings of the IEEE Reglon 10 Colloquium and Third International Conference on Industrial and Information Systems, 2008


  Loading...