Keiichi Higeta
According to our database1,
Keiichi Higeta
authored at least 10 papers
between 1995 and 2016.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2016
3.3 A 25Gb/s multistandard serial link transceiver for 50dB-loss copper cable in 28nm CMOS.
Proceedings of the 2016 IEEE International Solid-State Circuits Conference, 2016
2015
3.2 multi-standard 185fsrms 0.3-to-28Gb/s 40dB backplane signal conditioner with adaptive pattern-match 36-Tap DFE and data-rate-adjustment PLL in 28nm CMOS.
Proceedings of the 2015 IEEE International Solid-State Circuits Conference, 2015
2005
Proceedings of the Proceedings 2005 IEEE International Test Conference, 2005
2000
Synonym hit RAM - a 500-MHz CMOS SRAM macro with 576-bit parallel comparison and parity check functions.
IEEE J. Solid State Circuits, 2000
Power reduction techniques for a 1-Mb ECL-CMOS SRAM with an access time of 550 ps and an operating frequency of 900 MHz.
IEEE J. Solid State Circuits, 2000
1999
Built-in self-test for GHz embedded SRAMs using flexible pattern generator and new repair algorithm.
Proceedings of the Proceedings IEEE International Test Conference 1999, 1999
1998
1996
A soft-error-immune 0.9-ns 1.15-Mb ECL-CMOS SRAM with 30-ps 120 k logic gates and on-chip test circuitry.
IEEE J. Solid State Circuits, 1996
1995
IEEE J. Solid State Circuits, April, 1995