Hiroe Iwasaki
Orcid: 0009-0007-1223-1139
According to our database1,
Hiroe Iwasaki
authored at least 31 papers
between 1999 and 2024.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
On csauthors.net:
Bibliography
2024
Proceedings of the SC24-W: Workshops of the International Conference for High Performance Computing, 2024
ISP Parameter Optimization and FPGA Implementation for Object Detection in Low-Light Conditions.
Proceedings of the IEEE Symposium in Low-Power and High-Speed Chips, 2024
Adaptive Parallelization based on Frame-level and Tile-level Parallelisms for VVC Encoding.
Proceedings of the Twelfth International Symposium on Computing and Networking, 2024
2023
An Efficient Reference Image Sharing Method for the Image-Division Parallel Video Encoding Architecture.
IEICE Trans. Electron., June, 2023
A Low-Latency 4K HEVC Multi-Channel Encoding System with Content-Aware Bitrate Control for Live Streaming.
IEICE Trans. Inf. Syst., 2023
2022
Proceedings of the Parallel and Distributed Computing, Applications and Technologies, 2022
Proceedings of the 65th IEEE International Midwest Symposium on Circuits and Systems, 2022
An Efficient Reference Image Sharing Method for the Parallel Video Encoding Architecture.
Proceedings of the IEEE Symposium in Low-Power and High-Speed Chips, 2022
2021
IEICE Trans. Commun., July, 2021
2020
IEICE Trans. Electron., 2020
2019
Proceedings of the IEEE International Symposium on Circuits and Systems, 2019
Proceedings of the 26th IEEE International Conference on Electronics, Circuits and Systems, 2019
A Real-Time 4K HEVC Multi-Channel Encoding System with Content-Aware Bitrate Control.
Proceedings of the 2019 IEEE Global Communications Conference, 2019
Proceedings of the IEEE Symposium in Low-Power and High-Speed Chips, 2019
2018
A Single-Chip 4K 60-fps 4: 2: 2 HEVC Video Encoder LSI Employing Efficient Motion Estimation and Mode Decision Framework With Scalability to 8K.
IEEE Trans. Very Large Scale Integr. Syst., 2018
A 120 fps High Frame Rate Real-time HEVC Video Encoder with Parallel Configuration Scalable to 4K.
IEEE Trans. Multi Scale Comput. Syst., 2018
IEEE Trans. Consumer Electron., 2018
Proceedings of the IEEE International Conference on Consumer Electronics, 2018
2015
Proceedings of the Symposium on VLSI Circuits, 2015
Professional H.265/HEVC encoder LSI toward high-quality 4K/8K broadcast infrastructure.
Proceedings of the 2015 IEEE Hot Chips 27 Symposium (HCS), 2015
2012
An H.264/AVC High422 Profile and MPEG-2 422 Profile Encoder LSI for HDTV Broadcasting Infrastructures.
IEICE Trans. Electron., 2012
Proceedings of the IEEE International Conference on Consumer Electronics, 2012
2007
Single-Chip MPEG-2 422P@HL CODEC LSI With Multichip Configuration for Large Scale Processing Beyond HDTV Level.
IEEE Trans. Very Large Scale Integr. Syst., 2007
2005
New set-top box for interactive visual communication of home entertainment using MPEG-2 full-duplex CODEC LSI.
IEEE Trans. Consumer Electron., 2005
MPEG-2 real-time software CODEC for full-duplex transmission application over IP networks.
Syst. Comput. Jpn., 2005
2003
Single-Chip MPEG-2 422P@HL CODEC LSI with Multi-Chip Configuration for Large Scale Processing beyond HDTV Level.
Proceedings of the 2003 Design, 2003
A 1.1 W single-chip MPEG-2 HDTV codec LSI for embedding in consumer-oriented mobile codec systems.
Proceedings of the IEEE Custom Integrated Circuits Conference, 2003
2002
Syst. Comput. Jpn., 2002
1999
Proceedings of the 6th International Workshop on Real-Time Computing and Applications Symposium (RTCSA '99), 1999
High-speed Software-based Platform for Embedded Software of a Single-chip MPEG-2 Video Encoder LSI with HDTV Scalabilit.
Proceedings of the 1999 Design, 1999