Fernando Medeiro
Orcid: 0000-0001-5035-6644Affiliations:
- University of Seville, Spain
According to our database1,
Fernando Medeiro
authored at least 34 papers
between 1993 and 2015.
Collaborative distances:
Collaborative distances:
Timeline
Legend:
Book In proceedings Article PhD thesis Dataset OtherLinks
Online presence:
-
on scopus.com
-
on orcid.org
-
on d-nb.info
On csauthors.net:
Bibliography
2015
Proceedings of the Image Sensors and Imaging Systems 2015, 2015
2014
A 515 nW, 0-18 dB Programmable Gain Analog-to-Digital Converter for In-Channel Neural Recording Interfaces.
IEEE Trans. Biomed. Circuits Syst., 2014
2013
Int. J. Circuit Theory Appl., 2013
2012
High-speed global shutter CMOS machine vision sensor with high dynamic range image acquisition and embedded intelligence.
Proceedings of the Sensors, 2012
2008
Proceedings of the 15th IEEE International Conference on Electronics, Circuits and Systems, 2008
2006
Reconfiguration of cascade Sigma Delta modulators for multistandard GSM/Bluetooth/UMTS/WLAN transceivers.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2006), 2006
2005
High-level synthesis of switched-capacitor, switched-current and continuous-time ΣΔ modulators using SIMULINK-based time-domain behavioral models.
IEEE Trans. Circuits Syst. I Regul. Pap., 2005
A CMOS 110-dB@40-kS/s programmable-gain chopper-stabilized third-order 2-1 cascade sigma-delta Modulator for low-power high-linearity automotive sensor ASICs.
IEEE J. Solid State Circuits, 2005
2004
IEEE Trans. Circuits Syst. I Regul. Pap., 2004
IEEE Trans. Circuits Syst. I Regul. Pap., 2004
An optimization-based tool for the high-level synthesis of discrete-time and continuous-time ΣΔ modulators in the Matlab/Simulink environment.
Proceedings of the 2004 International Symposium on Circuits and Systems, 2004
A 0.35µm CMOS 17-bit@40kS/s sensor A/D interface based on a programmable-gain cascade 2-1 Sigma Delta modulator.
Proceedings of the 2004 International Symposium on Circuits and Systems, 2004
An alternative DFT methodology to test high-resolution Sigma Delta modulators.
Proceedings of the 2004 International Symposium on Circuits and Systems, 2004
MATLAB/SIMULINK-Based High-Level Synthesis of Discrete-Time and Continuous-Time [Sigma, Delta] Modulators.
Proceedings of the 2004 Design, 2004
2003
A SIMULINK-based approach for fast and precise simulation of switched-capacitor, switched-current and continuous-time Sigma-Delta modulators.
Proceedings of the 2003 International Symposium on Circuits and Systems, 2003
Proceedings of the 2003 International Symposium on Circuits and Systems, 2003
Proceedings of the 2003 International Symposium on Circuits and Systems, 2003
Description Languages and Tools for the Behavioural Simulation of SD Modulators: a Comparative Survey.
Proceedings of the Forum on specification and Design Languages, 2003
Behavioural Modelling and Simulation of SigmaDelta Modulators Using Hardware Description Languages.
Proceedings of the 2003 Design, 2003
2002
Proceedings of the 2002 International Symposium on Circuits and Systems, 2002
2001
Analysis and experimental characterization of idle tones in 2nd-order bandpass Sigma-Delta modulators-a 0.8 um CMOS switched-current case study.
Proceedings of the 2001 International Symposium on Circuits and Systems, 2001
Effect of non-linear settling error on the harmonic distortion of fully-differential switched-current bandpass Sigma-Delta modulators.
Proceedings of the 2001 International Symposium on Circuits and Systems, 2001
A High-performance sigma-delta ADC for ADSL applications in 0.35 μm CMOS digital technology.
Proceedings of the 2001 8th IEEE International Conference on Electronics, 2001
Top-down design of a xDSL 14-bit 4MS/s sigma-delta modulator in digital CMOS technology.
Proceedings of the Conference on Design, Automation and Test in Europe, 2001
2000
Reliable analysis of settling errors in SC integrators-application to the design of high-speed ΣΔ modulators.
Proceedings of the IEEE International Symposium on Circuits and Systems, 2000
Proceedings of the IEEE International Symposium on Circuits and Systems, 2000
Proceedings of the 2000 Design, 2000
1999
A 13-bit, 2.2-MS/s, 55-mW multibit cascade ΣΔ modulator in CMOS 0.7-μm single-poly technology.
IEEE J. Solid State Circuits, 1999
1998
Practical considerations for the design of cascade multi-bit high-frequency ΣΔ modulators.
Proceedings of the 5th IEEE International Conference on Electronics, Circuits and Systems, 1998
1997
Using CAD tools for shortening the design cycle of high-performance sigma-delta modulators: A 16·4 bit, 9·6 kHz, 1·71 mW ΣΔM in CMOS 0·7 μm technology.
Int. J. Circuit Theory Appl., 1997
1995
IEEE J. Solid State Circuits, July, 1995
1994
Modeling OpAmp-Induced Harmonic Distorition for Switched-Capacitor Sigma-Delta Modulator Design.
Proceedings of the 1994 IEEE International Symposium on Circuits and Systems, ISCAS 1994, London, England, UK, May 30, 1994
Proceedings of the 1994 IEEE/ACM International Conference on Computer-Aided Design, 1994
1993
A Tool for Automated Design of Sigma-Delta Modulators Using Statistical Optimization.
Proceedings of the 1993 IEEE International Symposium on Circuits and Systems, 1993