High Logic Density Cyclic Redundancy Check and Forward Error Correction Logic Sharing Encoding Circuit for JESD204C Controller.
IEEE Trans. Circuits Syst. I Regul. Pap., November, 2024
Theory and Low-Power Design of Moving Accumulative Sign Filter.
IEEE Trans. Circuits Syst. I Regul. Pap., June, 2024
Robust transmission for multi-user OFDM-based IRS-assisted cognitive radio networks.
Digit. Signal Process., 2024
A High-Logic-Density, Low-Power Control Character Detection and Identification Circuit for the JESD204B Data Link Layer.
IEEE Trans. Circuits Syst. II Express Briefs, April, 2023
A Sub-1/°C Bandgap Voltage Reference With High-Order Temperature Compensation in 0.18-μm CMOS Process.
IEEE Trans. Circuits Syst. I Regul. Pap., 2022
An Automatic Clock-Induced-Spurs Detector Based on Energy Detection for Direct Digital Frequency Synthesizer.
Sensors, 2022
A Low-Area Low-Power Column-parallel Digital Decimation Filter Using 1-Bit Pre-BWI Topology for CMOS Image Sensor in 40-nm CMOS Process.
Circuits Syst. Signal Process., 2022
A Tunable Parameter, High Linearity Time-to-Digital Converter Implemented in 28-nm FPGA.
IEEE Trans. Instrum. Meas., 2021
A Low-Area and Low-Power Comma Detection and Word Alignment Circuits for JESD204B/C Controller.
,
,
,
,
,
,
,
,
,
,
,
IEEE Trans. Circuits Syst. I Regul. Pap., 2021
A 5-13.5 Gb/s Multistandard Receiver With High Jitter Tolerance Digital CDR in 40-nm CMOS Process.
IEEE Trans. Circuits Syst., 2020