2023
Focusing on the Key Suspicious Trojan Nets with a Collaborative Approach.
Proceedings of the 24th International Symposium on Quality Electronic Design, 2023
2022
Critical Signature Assertion and On-the-Fly Recovery for Control Flow Errors in Processors.
Proceedings of the 15th IEEE International Symposium on Embedded Multicore/Many-core Systems-on-Chip, 2022
2021
Creating a Scoring System with an Armband Wearable Device for Table Tennis Forehand Loop Training: Combined Use of the Principal Component Analysis and Artificial Neural Network.
Sensors, 2021
2019
A Bio-Sensing System-on-Chip and Software for Smart Clothes.
Proceedings of the IEEE International Conference on Consumer Electronics, 2019
2018
A Reconfigurable Cache for Efficient Use of Tag RAM as Scratch-Pad Memory.
IEEE Trans. Very Large Scale Integr. Syst., 2018
2016
Full system verification of compatible microprocessors with a dual physical core verification platform.
Proceedings of the International SoC Design Conference, 2016
A unified GDB-based source-transaction level SW/HW co-debugging.
Proceedings of the 2016 IEEE Asia Pacific Conference on Circuits and Systems, 2016
2015
An OpenGL ES 2.0 3D graphics SoC with versatile HW/SW development support.
,
,
,
,
,
,
,
,
,
,
,
,
,
,
Proceedings of the VLSI Design, Automation and Test, 2015
2014
A Versatile Data Cache for Trace Buffer Support.
IEEE Trans. Circuits Syst. I Regul. Pap., 2014
Reconfigurable Bus Monitor Tool Suite for on-chip SoC for performance and protocol monitoring.
Proceedings of the 9th International Symposium on Reconfigurable and Communication-Centric Systems-on-Chip, 2014
2012
An OCP-AHB bus wrapper with built-in ICE support for SOC integration.
Proceedings of Technical Program of 2012 VLSI Design, Automation and Test, 2012
A performance monitoring tool suite for 3D graphics SoC application.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2012
2011
An On-Chip AHB Bus Tracer With Real-Time Compression and Dynamic Multiresolution Supports for SoC.
IEEE Trans. Very Large Scale Integr. Syst., 2011
A Trace-Capable Instruction Cache for Cost-Efficient Real-Time Program Trace Compression in SoC.
IEEE Trans. Computers, 2011
A Real-Time Power Analysis Platform for Power-Aware Embedded System Development.
J. Inf. Sci. Eng., 2011
Internet-based hardware/software co-design framework for embedded 3D graphics applications.
EURASIP J. Adv. Signal Process., 2011
2010
A Reverse-Encoding-Based On-Chip Bus Tracer for Efficient Circular-Buffer Utilization.
IEEE Trans. Very Large Scale Integr. Syst., 2010
HPChecker: An AMBA AHB On-Chip Bus Protocol Checker with Efficient Verification Mechanisms.
IEICE Trans. Inf. Syst., 2010
An embedded debugging/performance monitoring engine for a tile-based 3D graphics SoC development.
Proceedings of the 15th Asia South Pacific Design Automation Conference, 2010
2009
A System-Level Model of Design Space Exploration for a Tile-Based 3D Graphics SoC Refinement.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2009
A Reverse-encoding-based On-chip AHB Bus Tracer Supporting both Post-T and Pre-T Trace.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2009), 2009
A trace-capable instruction cache for cost efficient real-time program trace compression in SoC.
Proceedings of the 46th Design Automation Conference, 2009
A reverse-encoding-based on-chip AHB bus tracer for efficient circular buffer utilization.
Proceedings of the 14th Asia South Pacific Design Automation Conference, 2009
An 8.69 Mvertices/s 278 Mpixels/s tile-based 3D graphics SoC HW/SW development for consumer electronics.
Proceedings of the 14th Asia South Pacific Design Automation Conference, 2009
2008
Automatic Verification of External Interrupt Behaviors for Microprocessor Design.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 2008
Hardware-Software Approaches to In-Circuit Emulation for Embedded Processors.
IEEE Des. Test Comput., 2008
AMBA AHB bus potocol checker with efficient debugging mechanism.
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2008), 2008
NCPA: A Scheduling Algorithm for Multi-cipher and Multi-mode Reconfigurable Cryptosystem.
Proceedings of the 4th International Conference on Intelligent Information Hiding and Multimedia Signal Processing (IIH-MSP 2008), 2008
Verifying external interrupts of embedded microprocessor in SoC with on-chip bus.
Proceedings of the 2008 International Conference on Computer-Aided Design, 2008
A multi-resolution AHB bus tracer for real-time compression of forward/backward traces in a circular buffer.
Proceedings of the 45th Design Automation Conference, 2008
Parameterized embedded in-circuit emulator and its retargetable debugging software for microprocessor/microcontroller/DSP processor.
Proceedings of the 13th Asia South Pacific Design Automation Conference, 2008
On-Chip-Network cryptosystem: A high throughput and high security architecture.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems, 2008
2007
A Hardware Approach to Real-Time Program Trace Compression for Embedded Processors.
IEEE Trans. Circuits Syst. I Regul. Pap., 2007
The AES Design Space Exploration with a Soft IP Generator.
Proceedings of the 3rd International Conference on Intelligent Information Hiding and Multimedia Signal Processing (IIH-MSP 2007), 2007
SystemC-Based Design Space Exploration of a 3D Graphics Acceleration SoC for Consumer Electronics.
Proceedings of the Embedded and Ubiquitous Computing, International Conference, 2007
Automatic Verification of External Interrupt Behaviors for Microprocessor Design.
Proceedings of the 44th Design Automation Conference, 2007
An Embedded Multi-resolution AMBA Trace Analyzer for Microprocessor-based SoC Integration.
Proceedings of the 44th Design Automation Conference, 2007
An Embedded Low Power/Cost 16-Bit Data/Instruction Microprocessor Compatible with ARM7 Software Tools.
Proceedings of the 12th Conference on Asia South Pacific Design Automation, 2007
Configurable AMBA On-Chip Real-Time Signal Tracer.
Proceedings of the 12th Conference on Asia South Pacific Design Automation, 2007
2006
Design of a Dynamic PCM Selector for Non-deterministic Environment.
Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems 2006, 2006
2005
A cost-effective media processor for embedded applications [audio decoder example].
Proceedings of the International Symposium on Circuits and Systems (ISCAS 2005), 2005
2003
Mining Correlations of Human Gene Expression from Digital Gene Expression Profiles.
J. Inf. Sci. Eng., 2003
Automatic Assembly Program Retargeting for Micrco controllers.
J. Inf. Sci. Eng., 2003
Reconfigurable real-time address trace compressor for embedded microprocessors.
Proceedings of the 2003 IEEE International Conference on Field-Programmable Technology, 2003
2002
Application of instruction analysis/scheduling techniques to resource allocation of superscalar processors.
IEEE Trans. Very Large Scale Integr. Syst., 2002
Design Exploration of an Industrial Embedded Microcontroller: Performance, Cost and Software Compatibility.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci., 2002
A Retargetable Embedded In-Circuit Emulation Module for Microprocessors.
IEEE Des. Test Comput., 2002
2001
Co-synthesis of pipelined structures and instruction reordering constraints for instruction set processors.
ACM Trans. Design Autom. Electr. Syst., 2001
Reusable embedded in-circuit emulator.
Proceedings of ASP-DAC 2001, 2001
Parameterized MAC unit implementation.
Proceedings of ASP-DAC 2001, 2001
2000
A Machine State Transition Approach to Instruction Retargeting for Embedded Microprocessors.
Des. Autom. Embed. Syst., 2000
A new approach to assembly software retargeting for microcontrollers.
Proceedings of ASP-DAC 2000, 2000
1999
Automatic Simulation and Verification of Pipelined Microcontrollers.
J. Inf. Sci. Eng., 1999
ICEBERG: An Embedded In-Circuit Emulator Synthesizer for Microcontrollers.
Proceedings of the 36th Conference on Design Automation, 1999
1998
A Case Study: Synthesis and Exploration of Instruction Set Design for Application-Specific Symbolic Computing.
J. Inf. Sci. Eng., 1998
Application of Instruction Analysis/Synthesis Tools to x86's Functional Unit Allocation.
Proceedings of the 11th International Symposium on System Synthesis, 1998
Analysis of ×86 instruction set usage for DOS/Windows applications and its implication on superscalar design.
Proceedings of the International Conference on Computer Design: VLSI in Computers and Processors, 1998
1997
Synthesis and analysis of an industrial embedded microcontroller.
Proceedings of the ASP-DAC '97 Asia and South Pacific Design Automation Conference, 1997
1995
Synthesis of application specific instruction sets.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst., 1995
1994
Generating instruction sets and microarchitectures from applications.
Proceedings of the 1994 IEEE/ACM International Conference on Computer-Aided Design, 1994
Synthesis of Instruction Sets for Pipelined Microprocessors.
Proceedings of the 31st Conference on Design Automation, 1994
1993
An extended classification of inter-instruction dependency and its application in automatic synthesis of pipelined processors.
Proceedings of the 26th Annual International Symposium on Microarchitecture, 1993
Hardware/software resolution of pipeline hazards in pipeline synthesis of instruction set processors.
Proceedings of the 1993 IEEE/ACM International Conference on Computer-Aided Design, 1993
1992
Application-Driven Design Automation for Microprocessor Design.
,
,
,
,
,
,
,
,
,
,
Proceedings of the 29th Design Automation Conference, 1992
High Level Synthesis of Pipelined Instruction Set Processors and Back-End Compilers.
Proceedings of the 29th Design Automation Conference, 1992